<?xml version="1.0" encoding="UTF-8" ?>
<?xml-stylesheet type="text/xsl" href="https://devzone.nordicsemi.com/cfs-file/__key/system/syndication/rss.xsl" media="screen"?><rss version="2.0" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:slash="http://purl.org/rss/1.0/modules/slash/" xmlns:wfw="http://wellformedweb.org/CommentAPI/" xmlns:atom="http://www.w3.org/2005/Atom"><channel><title>nRF9160 - ENABLE Pin functionality, VDD_GPIO power on/power off procedure and timing</title><link>https://devzone.nordicsemi.com/f/nordic-q-a/92964/nrf9160---enable-pin-functionality-vdd_gpio-power-on-power-off-procedure-and-timing</link><description>Hello All, 
 I have few questions below: 
 - Does the ENABLE input disconnect the internal power systems completely, or does the circuit remain in some mode and nevertheless draw negligible current? 
 - Considering the suggestions in Section 11.1 Product</description><dc:language>en-US</dc:language><generator>Telligent Community 13</generator><lastBuildDate>Tue, 18 Oct 2022 17:02:37 GMT</lastBuildDate><atom:link rel="self" type="application/rss+xml" href="https://devzone.nordicsemi.com/f/nordic-q-a/92964/nrf9160---enable-pin-functionality-vdd_gpio-power-on-power-off-procedure-and-timing" /><item><title>RE: nRF9160 - ENABLE Pin functionality, VDD_GPIO power on/power off procedure and timing</title><link>https://devzone.nordicsemi.com/thread/391282?ContentTypeID=1</link><pubDate>Tue, 18 Oct 2022 17:02:37 GMT</pubDate><guid isPermaLink="false">137ad170-7792-4731-bb38-c0d22fbe4515:1da5a331-b93a-4cda-b8e5-2bf841716fcc</guid><dc:creator>Kazi Afroza Sultana</dc:creator><description>&lt;p&gt;Hello,&lt;/p&gt;
&lt;p&gt;Thanks for your queries. Here are the answers:&lt;/p&gt;
&lt;p&gt;&lt;strong&gt;1. &amp;#39;&amp;#39;Does the ENABLE input disconnect the internal power systems completely, or does the circuit remain in some mode and nevertheless draw negligible current?&amp;#39;&amp;#39;&lt;/strong&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;when enable pin is low it disables nrf9160 and brings it into very low current.&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;strong&gt;2. &amp;#39;&amp;#39;Considering the suggestions in Section 11.1 Product Specification V2.1 of the nRF9160, the voltage to the VDD_GPIO pins should be switched on after a certain time, what are these times?&amp;#39;&amp;#39;&lt;/strong&gt;&lt;/p&gt;
&lt;p&gt;VDD_GPIO can be supplied at the same time as VDD, but not before VDD.&lt;/p&gt;
&lt;p&gt;&lt;strong&gt;3.&amp;nbsp;Should the disconnection of VDD_GPIO occur before the disconnection of VDD?&lt;/strong&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;yes, VDD_GPIO&lt;/span&gt;&amp;nbsp;should be removed before removing&amp;nbsp;&lt;span&gt;VDD (&lt;a href="https://infocenter.nordicsemi.com/topic/nwp_037/WP/nwp_037/vdd_gpio.html?cp=2_0_6_2_3_4"&gt;https://infocenter.nordicsemi.com/topic/nwp_037/WP/nwp_037/vdd_gpio.html?cp=2_0_6_2_3_4&lt;/a&gt;&amp;nbsp;)&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;Thanks.&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;Best Regards,&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;Kazi Afroza Sultana&lt;/span&gt;&lt;/p&gt;
&lt;p&gt;&lt;span&gt;&lt;/span&gt;&lt;/p&gt;&lt;div style="clear:both;"&gt;&lt;/div&gt;</description></item></channel></rss>